低硬件成本256点FFT处理器的IP核设计
作者:
作者单位:

河北民族师范学院物理与电子工程学院,承德 067000

作者简介:

通讯作者:

基金项目:

河北省自然科学基金(F2020101001);河北省引进留学人员资助项目(C20210301);河北省承德市科学技术研究与发展计划(202001B014);河北民族师范学院科学技术研究项目(PT2019026)。


Design of IP Core of Low Hardware-Cost 256-Point FFT Processor
Author:
Affiliation:

Physics and Electronic Engineering College, Hebei Normal University for Nationalities, Chengde 067000, China

Fund Project:

  • 摘要
  • |
  • 图/表
  • |
  • 访问统计
  • |
  • 参考文献
  • |
  • 相似文献
  • |
  • 引证文献
  • |
  • 资源附件
    摘要:

    设计了一种基于现场可编程门阵列(Field programmable gate array, FPGA)的低硬件成本256点快速傅里叶变换(Fast Fourier transform, FFT)处理器的IP核。采用按频率抽取的基-24算法和单路延迟负反馈(Single-path delay feedback, SDF)流水线架构用于减少旋转因子的复数乘法运算复杂度。为了降低硬件成本,提出了一种串接正则有符号数(Canonical signed digit, CSD)常数乘法器取代常用的布斯乘法器用来完成旋转因子W256i与对应序列的复数乘法运算,同时这种乘法器还能够移除存储旋转因子系数的只读存储器(Read only memory, ROM)。该处理器IP核基于QUARTUS PRIME平台进行综合,在Cyclone 10LP FPGA上实现。结果显示,该FFT处理器最高工作频率为100 MHz,对于24位符号数FFT运算,逻辑单元(Logic elements, LEs)使用量与记忆体位(Memory bits, MBs)使用量仅为3 978 LEs和6 456 MBs。

    Abstract:

    An IP core of low hardware-cost 256-point fast Fourier transform (FFT) processor is designed based on field programmable gate array (FPGA). In order to reduce the complexity of twiddle factor calculation, the radix-24 algorithm based on decimation in frequency and the single-path delay feedback (SDF) pipelined architecture are adopted. For reducing hardware-cost, a cascade canonical signed digit (CSD) complex multiplier instead of conventional Booth multiplier is proposed for the operation of twiddle factor W256i multiplied by the corresponding sequences. Also, the proposed cascade CSD multiplier can remove read only memory (ROM) for storing coefficients of twiddle factors. The IP core is synthesized by using QUARTUS PRIME tool and is implemented on Cyclone 10LP FPGA. The result shows that the proposed FFT design can work under a maximum clock frequency of 100 MHz which occupies only 3 978 logic elements (LEs) and 6 456 memory bits (MBs) hardware-resource for 24-bit signed number FFT operation.

    参考文献
    相似文献
    引证文献
引用本文

于建,范浩阳.低硬件成本256点FFT处理器的IP核设计[J].数据采集与处理,2022,37(4):917-925

复制
分享
文章指标
  • 点击次数:
  • 下载次数:
历史
  • 收稿日期:2021-04-11
  • 最后修改日期:2022-07-13
  • 录用日期:
  • 在线发布日期: 2022-07-25